Samsung NVMe TCG Opal SSC SEDs BM1733a Series FIPS 140-3 Non-Proprietary Security Policy **Document Version: 1.0** H/W Version: MZEM515THALC-00AMV F/W Version: MPOA3A5Q ## **Revision History** | Version | Change | | | | | | | |---------|-----------------|--|--|--|--|--|--| | 1.0 | Initial Version | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **Table of Contents** | <u>1.</u> | GENERAL | 4 | |------------|-----------------------------------------|----| | | 1.1. SCOPE | 4 | | | 1.2. ACRONYMS | 4 | | <u>2.</u> | CRYPTOGRAPHIC MODULE SPECIFICATION | 5 | | | 2.1. CRYPTOGRAPHIC BOUNDARY | 5 | | | 2.2. Version information | 6 | | | 2.3. CRYPTOGRAPHIC FUNCTIONALITY | 7 | | | 2.3.1. APPROVED ALGORITHM | 7 | | | 2.3.2. Non-Approved Algorithm | 7 | | | 2.4. APPROVED MODE OF OPERATION | 7 | | <u>3.</u> | CRYPTOGRAPHIC MODULE INTERFACES | 8 | | <u>4.</u> | ROLES, SERVICES, AND AUTHENTICATION | 9 | | | 4.1. ROLE | g | | | 4.2. Service | g | | | 4.2.1. Approved Services | 9 | | <u>5.</u> | SOFTWARE/FIRMWARE SECURITY | 11 | | <u>6.</u> | OPERATIONAL ENVIRONMENT | 12 | | <u>7.</u> | PHYSICAL SECURITY | 13 | | <u>8.</u> | NON-INVASIVE SECURITY | 14 | | <u>9.</u> | SENSITIVE SECURITY PARAMETER MANAGEMENT | 15 | | <u>10.</u> | SELF-TESTS | 16 | | | 10.1. Pre-operational test | 16 | | | 10.2. CONDITIONAL TEST | 16 | | <u>11.</u> | LIFE-CYCLE ASSURANCE | 17 | | | 11.1. SECURE INSTALLATION | 17 | | | 11.2. OPERATIONAL DESCRIPTION OF MODULE | 17 | | <u>12.</u> | MITIGATION OF OTHER ATTACKS | 18 | #### 1. General #### 1.1. Scope This document specifies the security policy for Samsung Electronics Co., Ltd. ("Samsung") **NVMe TCG Opal SSC SEDs BM1733a Series**, herein after referred to as a "cryptographic module" or "module", SSD (Solid State Drive), satisfies all applicable FIPS 140-3 Security Level 1 requirements of a hardware module, supporting TCG Opal SSC based SED (Self-Encrypting Drive) features, designed to protect unauthorized access to the user data stored in its NAND Flash memories. The built-in AES HW engines in the cryptographic module's controller provide on-the-fly encryption and decryption of the user data without performance loss. The SED's nature also provides instantaneous sanitization of the user data via cryptographic erase. | ISO/IEC 24759<br>Section 6.<br>[Number<br>Below] | FIPS 140-3 Section Title | Security Level | |--------------------------------------------------|-----------------------------------------|----------------| | 1 | General | 1 | | 2 | Cryptographic module specification | 1 | | 3 | Cryptographic module interfaces | 1 | | 4 | Roles, services, and authentication | 1 | | 5 | Software/Firmware security | 1 | | 6 | Operational environment | 1 | | 7 | Physical security | 1 | | 8 | Non-invasive security | N/A | | 9 | Sensitive security parameter management | 1 | | 10 | Self-tests | 1 | | 11 | Life-cycle assurance | 1 | | 12 | Mitigation of other attacks | N/A | **Table 1. Security Levels** #### 1.2. Acronyms | Acronym | Description | | | | | |----------|-------------------------------------------------------------|--|--|--|--| | CTRL | Controller | | | | | | CPU | Central Processing Unit (ARM-based) | | | | | | DRAM | Dynamic Random Access Memory | | | | | | DRAM I/F | Dynamic Random Access Memory Interface | | | | | | ECC | Error Correcting Code | | | | | | KAT | Known Answer Test | | | | | | LBA | Logical Block Address | | | | | | MEK | Media Encryption Key | | | | | | MSID | Manufactured SID (Security Identifier) | | | | | | NAND | NAND Flash Memory | | | | | | NAND I/F | NAND Flash Interface | | | | | | NVMe | Non-Volatile Memory Host Controller Interface Specification | | | | | | ROM | Read-only Memory | | | | | Table 2. Acronyms ## 2. Cryptographic module specification #### 2.1. Cryptographic Boundary The following photograph shows the cryptographic module's top and bottom views. The multiple-chip standalone cryptographic module consists of hardware and firmware components specified version in the Table 3 that are all enclosed in two aluminum alloy cases, which serve as the cryptographic boundary of the module. Figure 1. Specification of the Samsung SSD NVMe TCG Opal SSC SEDs BM1733a Series Cryptographic Boundary The firmware utilizes a single chip controller with an NVMe interface on the system side as well as Samsung NAND flash. The following figure depicts the module operational environment. The firmware within the scope of this validation must be validated through the FIPS 140-3 CMVP. Any other firmware loaded into this module is out of the scope of this validation and requires a separate FIPS 140-3 validation. Figure 2. Block Diagram for Samsung SSD NVMe TCG Opal SSC SEDs BM1733a Series #### 2.2. Version information | Model | Hardware Version | Firmware Version | Drive Capacity | |---------|--------------------|------------------|----------------| | BM1733a | MZEM515THALC-00AMV | MPOA3A5Q | 15.36TB | **Table 3. Cryptographic Module Tested Configuration** #### 2.3. Cryptographic Functionality #### 2.3.1. Approved Algorithm The cryptographic module supports the following Approved algorithms for secure data storage: | CAVP Cert | Algorithm and Standard | Mode/<br>Method | Description/<br>Key Size(s)/<br>Key Strength(s) | Use/Function | |--------------------|-------------------------------|------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | C1271 <sup>1</sup> | AES /<br>FIPS 197, SP 800-38E | XTS, | 256 bits | Data Encryption / Decryption | | A1720 | DRBG /<br>SP 800-90A Rev. 1 | Hash_ DRBG<br>(SHA-256) | N/A | Deterministic Random Bit<br>Generation | | A940 | RSA / FIPS 186-4 | PSS SigVer<br>(SHA-256) | 3072 bits | Digital Signature Verification | | C1272 | SHS / FIPS 180-4 | SHA-256 | N/A | Message Digest | | Vendor<br>Affirmed | CKG / SP 800-133 rev2 | Section 4 and<br>Section 6.1 | N/A | Cryptographic Key Generation (Symmetric Keys) | | N/A | ENT (P) / SP800-90B | N/A | N/A | Non-deterministic Random<br>Number Generator<br>(only used for generating seed<br>materials for the Approved<br>DRBG) | **Table 4. Approved Algorithms** #### 2.3.2. Non-Approved Algorithm Following algorithms are not intended to be used as a security function, and not used whatsoever to meet any FIPS 140-3 requirements. These algorithms are not provided through a non-approved service to an operator. | Algorithm | Caveat | Use / Function | |-----------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------| | AES-XTS /<br>FIPS 197, SP 800-38E | No Security Claimed; AES-XTS is only used for firmware decryption during ROM initialized. | Firmware Decryption | | AES-CCM /<br>FIPS 197, SP 800-38C | | Key Encryption and Decryption | | PBKDF2 | No Security Claimed; Non-approved algorithms here are only used for | Key Derivation | | HMAC /<br>SHA-256 (SHS Cert.#<br>C1272) | encrypting or obfuscating the CSP. | Key Derivation | Table 5. Non-Approved Algorithms Allowed in the Approved Mode of Operation with No Security Claimed #### 2.4. Approved Mode of Operation The module only has a single approved mode of operation and does not have a non-approved mode of operation. The cryptographic module shows the approved mode through validated version status by Show Status Service in Table 8 via NVM express Identify Controller command. The only non-approved algorithms present in the module are allowed in the approved mode of operation with no security claimed in the module. <sup>&</sup>lt;sup>1</sup> AES-ECB is the pre-requisite for AES-XTS; AES-ECB alone is NOT supported by the cryptographic module in the approved mode of operation. # 3. Cryptographic module interfaces | Physical port | Logical interface Type | Data that passes over port/interface | |------------------|------------------------|------------------------------------------------------------------------------------------------------------------------| | | Data Input / Output | plaintext data; signed data; | | NVMe Connector | Control Input | commands input logically via an API; signals input logically or physically via one or more physical ports | | NVIVIE CONNECTOR | Status Output | status information output logically via an API; signal outputs logically or physically via one or more physical ports; | | | Power Input | Power input | | ITAC | Control Input | signals input logically or physically via one or more physical ports | | JTAG | Status Output | signal outputs logically or physically via one or more physical ports; | Table 6. Ports and Interfaces ## 4. Roles, services, and authentication #### 4.1. Role The module does not support role authentication. Roles are implicitly assumed based on the service they are invoking. | Role | Service | Input | Output | |--------------------------|---------------------------------|-----------------|--------| | | Lock/Unlock an LBA Range | LBA Range | status | | | Erase an LBA Range's Data | LBA Range | status | | | Update the firmware | FW image binary | status | | Cryptographic | Get Random Number | N/A | status | | Officer(CO) | IO Command | LBA | status | | | FormatNVM / Sanitize / DeleteNS | LBA Range | status | | | Revert | PSID | N/A | | | Perform Self-Tests | N/A | N/A | | Maintenance <sup>2</sup> | Diagnostics | N/A | N/A | Table 7. Roles, Service Commands, Input and Output #### 4.2. Service #### 4.2.1. Approved Services E: EXECUTE; W: WRITE; G: GENERATE; Z: ZEROISE | Service | Description | Approved<br>Security | SSPs | Roles | Type(s) o<br>Access³ | | Type(s) of Access <sup>3</sup> Indicator <sup>4</sup> | Indicator <sup>4</sup> | | |-----------------------------|---------------------------------------------------------------------|----------------------|------------------------------|-------|----------------------|---|-------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------| | | | Functions | | | E | W | G | Z | | | Show Status <sup>5</sup> | Show approved version status of the module / FIPS fail mode | N/A | N/A | СО | | | | | NVM Command:<br>Identify Controller command<br>Result : Status Code | | Lock/Unlock<br>an LBA Range | Block or allow read<br>(decrypt) / write<br>(encrypt) of user data. | AES-XTS | MEK | | 0 | 0 | | 0 | UID: Locking_GlobalRange /<br>Locking_RangeNNNN<br>TCG Method: Set<br>Result: TCG status code | | | | | DRBG Internal<br>State | | 0 | | 0 | | UID: | | Erase an LBA | Erase user data by | Hash DRBG | DRBG Seed | | 0 | | 0 | | K_AES_256_GlobalRange_Key / | | Range's Data | changing the data encryption key. | (SHA-256) | DRBG Entropy<br>Input String | | 0 | | 0 | | K_AES_256_RangeNNNN_Key<br>TCG Method: GenKey<br>Result: TCG status code | | | | | MEK | | | 0 | 0 | 0 | | | Update the firmware | Update the firmware | RSA | FW<br>Verification<br>Key | | 0 | | | | Admin Command:<br>Firmware Commit<br>Result : Status Code | | Get Random | Provide a random number generated by | Hash_ DRBG | DRBG Internal<br>State | | 0 | | 0 | | UID: ThisSP<br>TCG Method: Random | | Number | the CM. | (SHA-256) | DRBG Seed DRBG Entropy | | 0 | | 0 | | Result: TCG status code | <sup>&</sup>lt;sup>2</sup> Maintenance role is operator that has responsible for using the JTAG <sup>&</sup>lt;sup>3</sup> It means that "Write" and "Zeroise" perform in each storage of SSPs that is described in Table 10. The (R)ead column, which is specified in NIST SP 800-140B, is not applicable to the module. <sup>&</sup>lt;sup>4</sup> The result of NVMe or TCG command is used as an indicator <sup>&</sup>lt;sup>5</sup> The cryptographic module shows the hardware version and firmware version through the 'Model Number (MN)' and 'Firmware Revision (FR)' of Identify Controller Data Structure. If the module enters the FIPS Fail Mode, this service indicates "ERRORMOD" in Firmware Revision (FR). | | | | Input String | | | | | | | |---------------------------|---------------------------------------------------------|-------------------------|------------------------------|---------------------|---|---|---|---|----------------------------------------------------------------------| | IO Command | Read/Write user data | AES-XTS | MEK | | 0 | | | | NVM Command:<br>Write / Read<br>Result : Status Code | | Formathl\/N4 / | Frace user data by | | DRBG Internal<br>State | | 0 | | 0 | | Admin Command: | | FormatNVM /<br>Sanitize / | Erase user data by changing the data | Hash_ DRBG | DRBG Seed | | 0 | | 0 | | Format NVM / Sanitize / | | DeleteNS | encryption key. | (SHA-256) | DRBG Entropy<br>Input String | | 0 | | 0 | | Namespace Management<br>Result : Status Code | | | | | MEK | | | 0 | 0 | 0 | | | Revert | Erase user data in all<br>Range by changing the<br>data | Hash_ DRBG<br>(SHA-256) | DRBG Internal<br>State | | 0 | | 0 | | UID: SPObj(AdminSP)<br>TCG Method: Revert<br>Result: TCG status code | | Perform Self-<br>tests | Power cycling the module to perform self-tests | N/A | N/A | | | | | 0 | N/A | | Diagnostics | Perform Maintenance | N/A | N/A | Maint<br>enanc<br>e | | | | | N/A | **Table 8. Approved Services** ## 5. Software/Firmware security - The cryptographic module employs the 428-byte parity for firmware integrity test - The firmware integrity test is performed when power on reset. - The masked ROM embedded in this module is guaranteed for a minimum 10 years after manufactured date under effective lifetime. - If this cryptographic module is no longer deployed, secure sanitization can be fulfilled by carrying out the following NVM Express commands; FormatNVM, Sanitize ## 6. Operational environment - The cryptographic module operates in a limited operational environment that is consist of the module's firmware. This operational environment does not require any specific security rules, settings/configurations or restrictions to be set. - The cryptographic module does not provide any general-purpose operating system to the operator. - Unauthorized modification of the firmware is prevented by the pre-operational firmware integrity test and conditional firmware load test. - Since the cryptographic module is zeroised through the procedure for using maintenance role, it is restricted preventing uncontrolled access to CSPs and uncontrolled modifications of SSPs. ### 7. Physical security The following physical security mechanisms are implemented in a cryptographic module: • Production grade components. The following table summarizes the actions required by the Cryptographic Officer Role to ensure that physical security is maintained: | Physical Security Mechanisms | Recommended Frequency of<br>Inspection/Test | Inspection/Test Guidance Details | |------------------------------|---------------------------------------------|----------------------------------| | Production grade components | N/A | N/A | Table 9. Inspection/Testing of Physical Security Mechanisms The Cryptographic module supports a maintenance role. The maintenance access interface is defined as the JTAG port. In compliance with maintenance role requirements, the operator shall perform the following procedures. - The Cryptographic module must be zeroised by operator via Revert service when entering or exiting the maintenance role. - The operator should perform the power-on reset the module after exiting the maintenance role. Operator should confirm the original Firmware revision of the module has not changed. - The operator should inspect the JTAG port as often as feasible since the operator is responsible to manage for JTAG port of the module. # 8. Non-invasive security - Non-invasive security has not applicable for this cryptographic module ## 9. Sensitive security parameter management - Temporary SSPs, stored in RAM are zeroised when power on reset. - Firmware integrity temporary values are zeroised after the firmware integrity test is complete - The zeroisation is performed overwriting the target SSP with random value which is creating through the DRBG. - SSPs are not exported to outside. | Key/SSP<br>Name/ Type | Strength | Security<br>Function<br>and Cert.<br>Number | Generation | Import<br>/Export | Establish<br>ment | Storage | Zeroisation | Use &<br>related<br>keys | |-------------------------------------|----------|---------------------------------------------|--------------------------------------|----------------------------------------|-------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | DRBG Internal<br>State <sup>6</sup> | 256-bit | A1720<br>Hash_ DRBG<br>(SHA-256) | SP 800-90A<br>HASH_DRBG<br>(SHA-256) | N/A | N/A | RAM | Power on Reset | MEK | | DRBG Seed | 256-bit | A1720<br>Hash_ DRBG<br>(SHA-256) | ENT (P) | N/A | N/A | RAM | Power on Reset | MEK | | DRBG Entropy<br>Input String | 256-bit | A1720<br>Hash_ DRBG<br>(SHA-256) | ENT (P) | N/A | N/A | RAM | Power on Reset | MEK | | MEK | 256-bit | C1271<br>AES-XTS | SP 800-90A<br>HASH_DRBG<br>(SHA-256) | N/A | N/A | Plain Text<br>in RAM,<br>Flash | Via "Unlock an<br>LBA Range",<br>"Erase an LBA<br>Range's Data",<br>"Revert" and<br>"FormatNVM /<br>Sanitize /<br>DeleteNS" service | N/A | | Firmware<br>Verification<br>Key | 128-bits | A940<br>RSA | N/A | Entered<br>during<br>manufact<br>uring | N/A | HW SFR | Right after FW load test | Firmware<br>Load Test | Table 10. SSPs The module contains an entropy source, compliant with SP 800-90B, within the module's cryptographic boundary. | Entropy sources | Minimum number of bits of entropy | Details | |-----------------|-------------------------------------------------------------------------|------------------------------| | ENT (P) | - 0.5 entropy per bit<br>- Minimum of 256 bits of entropy for DRBG seed | Entropy source for Hash_DRBG | | | (total seed size of 512 bits). | | Table 11. Non-Deterministic Random Number Generation Specification $<sup>^{\</sup>rm 6}$ The values of V and C are the "secret values" of the internal state #### 10. Self-tests While executing the following self-tests, all data output is inhibited until self-test completion. To execute the pre-operational tests on-demand, the operator may power-cycle the module. If a cryptographic module fails a self-test, the module will enter an error state. While in this state, all data output is inhibited. #### 10.1. Pre-operational test - F/W integrity check - Firmware integrity check is performed by using 428-byte parity at power-on. #### 10.2. Conditional test Cryptographic Algorithm Tests | Algorithm | Description | |--------------|---------------------------------------------------------------------------------------------| | Hash_DRBG | KATs for Hash_DRBG (SHA-256) described in SP 800-90A Section 11.3.1, 11.3.2, 11.3.3, 11.3.4 | | AES-XTS | AES256 XTS mode Encrypt and Decrypt KAT performed | | SHA-256 | Hash Digest KAT performed (SHA-256) | | RSA, 2048 | Signature verification KAT are performed (RSA 2048 PSS with SHA-256) | | modulus with | | | SHA-256 | | Table 12. Self-tests - Firmware load test - Firmware load test is performed using RSA-3072 with SHA-256 when new FW is downloaded. - Health test The cryptographic module has performed the below 2 types of tests and each test includes the Repetition Count test and Adaptive Proportion test described in SP800-90B. - Start-up test is performed for Entropy Source after power on reset. - Continuous test is performed for Entropy Source while the module is operating #### 11. Life-cycle assurance #### 11.1. Secure Installation - Identify the firmware version in the device - Confirm that the firmware version is equivalent to the version(s) listed in this document via NVM express Identify Controller command. #### 11.2. Operational Description of Module - The cryptographic module shall maintain logical separation of data input, data output, control input, control output, and power. - The cryptographic module shall not output CSPs in any form. - The cryptographic module shall use the Approved DRBG for generating all cryptographic keys. - The cryptographic module shall enforce a limited operational environment by the secure firmware load test using RSA PSS-3072 with SHA-256. - The cryptographic module shall provide a production-grade cryptographic boundary. - The Cryptographic module enters the error state upon failure of Self-tests. most commands except for supported command from the Host (General Purpose Computer (GPC) outside the cryptographic boundary) are rejected in the error state and the IO command returns Namespace Not Ready (SC=0x82, SCT=0x0), the other commands return Internal Error (SC=0x6, SCT=0x0) defined in NVMe specification via the status output. Cryptographic services and data output are explicitly inhibited when in the error state. When module fails FW Integrity checks performed by Mask ROM, the module will fail to boot; module will not service any requests or provide any status output (module hangs). - The cryptographic module satisfies the requirements of FIPS 140-3 IG C.I (i.e. key\_1 ≠ key\_2) - The module generates at a minimum 256 bits of entropy for use in key generation. - Bypass capability is not applicable to the cryptographic module - Critical functions are not applicable to the cryptographic module - The module generates symmetric keys which are unmodified outputs from the DRBG. - To enter or exit the maintenance role, the operator shall perform zeroisation via Revert Service, and should perform power-on reset the module after exiting the maintenance role. Operator should confirm the firmware version of the module specified in the Table 3 has not been changed. - If you require the TCG Opal SSC SED Product Manual, kindly contact the Samsung security certification team via email at security\_cert@samsung.com. # 12. Mitigation of other attacks The cryptographic module has not been designed to mitigate any specific attacks beyond the scope of FIPS 140-3 | Other Attacks | Mitigation<br>Mechanism | Specific Limitations | | | |---------------|-------------------------|----------------------|--|--| | N/A | N/A | N/A | | | Table 13. Mitigation of Other Attacks