

# **Security Target Lite**

Common Criteria v3.1 - EAL5+

# M7791 B12 and G11

Resistance to attackers with HIGH attack potential

# **Security Target Lite**

# Common Criteria v3.1 - EAL5+



# Security Target Introduction (ASE\_INT)

# **Table of Contents**

| Table of | Contents                                                            | 2  |
|----------|---------------------------------------------------------------------|----|
| 1        | Security Target Introduction (ASE_INT)                              | 4  |
| 1.1      | Security Target Lite and Target of Evaluation Reference             |    |
| 1.2      | Target of Evaluation Overview                                       | 5  |
| 2        | Target of Evaluation Description                                    | 7  |
| 2.1      | TOE Definition                                                      |    |
| 2.2      | Scope of the TOE                                                    | 9  |
| 2.2.1    | Hardware of the TOE                                                 |    |
| 2.2.2    | Firmware and Software of the TOE                                    |    |
| 2.2.3    | Interfaces of the TOE                                               |    |
| 2.2.4    | Guidance Documentation                                              |    |
| 2.2.5    | Forms of Delivery                                                   |    |
| 2.2.6    | Production sites                                                    | 12 |
| 2.2.7    | TOE Configuration                                                   |    |
| 2.2.8    | TOE initialization with Customer Software                           |    |
| 3        | Conformance Claims (ASE_CCL)                                        |    |
| 3.1      | CC Conformance Claim                                                | 15 |
| 3.2      | PP Claim                                                            | 15 |
| 3.3      | Package Claim                                                       | 15 |
| 3.4      | Conformance Rationale                                               | 16 |
| 3.4.1    | Security Problem Definition:                                        | 16 |
| 3.4.2    | Conformance Rationale:                                              |    |
| 3.4.3    | Adding Objective                                                    |    |
| 3.4.4    | Loader                                                              |    |
| 3.4.5    | Summary                                                             |    |
| 3.5      | Application Notes                                                   | 17 |
| 4        | Security Problem Definition (ASE_SPD)                               | 18 |
| 4.1      | Threats                                                             |    |
| 4.1.1    | Additional Threat due to TOE specific Functionality                 |    |
| 4.1.2    | Assets regarding the Threats                                        |    |
| 4.2      | Organizational Security Policies                                    |    |
| 4.3      | Assumptions                                                         | 19 |
| 5        | Security objectives (ASE_OBJ)                                       | 20 |
| 5.1      | Security objectives of the TOE                                      | 20 |
| 5.2      | Security Objectives for the development and operational Environment | 20 |
| 5.3      | Security Objectives Rationale                                       | 21 |
| 6        | Extended Component Definition (ASE_ECD)                             | 22 |
| 6.1      | Component "Subset TOE security testing (FPT_TST)"                   |    |
| 6.2      | Definition of FPT_TST.2                                             |    |
| 6.3      | TSF self test (FPT_TST)                                             |    |
| 7        | Security Requirements (ASE_REQ)                                     |    |
| 7.1      | TOE Security Functional Requirements                                |    |
| 7.1.1    | Extended Components FCS_RNG.1 and FAU_SAS.1                         |    |
| 7.1.1.1  | FCS_RNG                                                             |    |
| 7.1.1.2  | FAU_SAS                                                             |    |
| 7.1.2    | Subset of TOE testing                                               |    |
| 7.1.3    | Memory access control                                               | 27 |
| 7.1.5    | Support of Cipher Schemes                                           | 31 |
|          |                                                                     |    |

# **Security Target Lite**

# Common Criteria v3.1 - EAL5+



# Security Target Introduction (ASE\_INT)

| Revision           | History                                                                        | 46 |
|--------------------|--------------------------------------------------------------------------------|----|
| 11                 | Glossary                                                                       | 44 |
| 10                 | List of Abbreviations                                                          | 42 |
| 9.1                | Literature                                                                     | 41 |
| 9                  | References                                                                     | 41 |
| 8.7                | Security Requirements are internally Consistent                                | 40 |
| 8.6                | Assignment of Security Functional Requirements to TOE's Security Functionality |    |
| 8.5                | SF_CS: Cryptographic Support                                                   |    |
| 8.4                | SF_PLA: Protection against Logical Attacks                                     |    |
| 8.3                | SF_PMA: Protection against Modifying Attacks                                   |    |
| 8.2                | SF_PS: Protection against Snooping                                             |    |
| 8.1                | SF_DPM: Device Phase Management                                                |    |
| 8                  | TOE Summary Specification (ASE_TSS)                                            |    |
| 7.4.2              | Rationale of the Assurance Requirements                                        |    |
| 7.4.1.1            | Dependencies of Security Functional Requirements                               |    |
| 7.4.1              | Rationale for the Security Functional Requirements                             |    |
| 7.4                | Security Requirements Rationale                                                |    |
| 7.3.1.1<br>7.3.1.2 | Functional Specification (ADV_FSP)                                             |    |
| 7.3.1.1            | Life cycle support (ALC_CMS)                                                   |    |
| 7.3.1              | Refinements                                                                    |    |
| 7.3                | TOE Security Assurance Requirements                                            |    |
| 7.1.6<br>7.2       | Support of the Flash Loader                                                    |    |
| 7.1.6              | Data Integrity                                                                 | 3  |

1.4



Security Target Introduction (ASE\_INT)

# **1** Security Target Introduction (ASE\_INT)

# 1.1 Security Target Lite and Target of Evaluation Reference

The title of this document is Security Target Lite (ST). The Security Target comprises the Infineon Technologies SmartCard IC (Security Controller) M7791 B12 and G11 and with specific IC-dedicated firmware identifier V77.014.11.2 or V77.014.12.1.

The target of evaluation (TOE) M7791 B12 and G11 is described in the following sections. The Security Target has the revision 1.4 and is dated 2017-01-24.

The Target of Evaluation (TOE) is an Infineon smartcard IC (Security Controller) M7791 B12 and G11 with specific IC-dedicated firmware. The versions are listed in Table 1.

The Security Target is based on the Protection Profile "Smartcard IC Platform Protection Profile" [1].

The Protection Profile and the Security Target are built in compliance to Common Criteria v3.1.

The ST takes into account all relevant current final interpretations.

The targeted certificate is EAL5+.



Security Target Introduction (ASE\_INT)

Table 1 Identification

|             | Version      | Date       | Registration                                                              |
|-------------|--------------|------------|---------------------------------------------------------------------------|
| Security    | this version | see cover  | M7791 B12 and G11                                                         |
| Target      |              | page       |                                                                           |
| Target of   | B12 and G11  |            | M7791 B12 and G11                                                         |
| Evaluation  |              |            |                                                                           |
|             |              |            | with Firmware consisting of STS, RMS, SAM, Mifare compatible              |
|             |              |            | software interface and FlashLoader; identifier V77.014.11.2 or            |
|             |              |            | V77.014.12.1                                                              |
| Guidance    | Edition      | 2012-05    | M7791 SOLID FLASH <sup>™</sup> Controller for Contactless Transport,      |
| Documentati |              |            | Payment and Basic ID Applications Hardware Reference Manual               |
| on          |              | 2012-03    | AMM Advanced Mode for Mifare-Compatible Technology Addendum               |
|             |              |            | to M7791 Hardware Reference Manual (optional)                             |
|             |              | 2015-04    | SLx 70 Family Production and Personalization User's Manual                |
|             |              | 2015-09    | SLE 70 Family Programmer's Reference                                      |
|             |              |            | User's Manual                                                             |
|             |              | 2014-11-26 | M7791 Security Guidelines User's manual                                   |
|             |              | 2016-04    | SLE77 Controller Family Solid Flash <sup>TM</sup> Controller for Security |
|             |              |            | Applications - Errata Sheet                                               |
|             |              | 2014-11    | Option 2 for Fast Startup                                                 |
| Evaluation  | 1.0          | 13.01.2014 | Security IC Platform Protection Profile with Augmentation Packages        |
| based on    |              |            | PP0084                                                                    |
| Protection  |              |            |                                                                           |
| Profile     |              |            |                                                                           |
| Common      | Version 3.1  | 2012-Sept  | Common Criteria for Information Technology Security Evaluation            |
| Criteria    | Revision 4   |            | Part 1: Introduction and general model CCMB-2012-09-001                   |
|             |              |            | Part 2: Security functional requirements CCMB-2012-09-002                 |
|             |              |            | Part 3: Security Assurance Components CCMB-2012-09-003                    |

A customer can identify the TOE and its configuration (for details see chapter 2.2.7) using a dedicated signalling sequence during startup in combination with firmware functions. The TOE answers this signaling sequence with a Generic Chip Identification Mode (GCIM). This GCIM outputs a.o. a chip identifier byte, design step, firmware identifier, metal configuration identifier, temperature range and system frequency. The identification data and configuration details are described in the Family Hardware Reference Manual [7].

The main difference between the two firmware versions is their timing behavior during startup. In case of FW ID V77.014.12.1 using contact less powered startup, an anticollision request can be answered at an earlier stage.

# 1.2 Target of Evaluation Overview

The TOE comprises the Infineon Technologies SmartCard IC (Security Controller) M7791 B12 and G11 with specific IC-dedicated software.

This Security Target (ST) describes the TOE known as the Infineon Technologies AG security controller group as listed in Table 1 and gives a summary product description.

The TOE is a member of the Security Controller family SLE70 and meets high requirements in terms of performance and security.



# Security Target Lite M7791 B12 and G11

**Public** 

Security Target Introduction (ASE\_INT)

The major components of the core system are the CPU, the MMU (Memory Management Unit) and MED (Memory Encryption/Decryption Unit). The TOE implements a 16-MByte linear addressable memory space, a simple scalable Memory Management concept and a scalable stack size. The flexible memory concept consists of ROM and SOLID FLASH™ NVM. For the SOLID FLASH™ NVM the Unified Channel Programming (UCP) memory technology is used.

The TOE is able to communicate using its contactless interface. The interface provides the flexibility to use different communication protocols: e.g. ISO 14443 Type A and Type B, ISO/IEC 18092 passive mode can be chosen and configured.

The RMS library providing some functionality via an API to the Smartcard Embedded Software contains, for example, NVM service routines. The service algorithm provides functionality for the tearing-safe writing to the NVM. The STS firmware is used for test purposes during startup and the Flash Loader allows downloading of user software to NVM during the manufacturing process. The STS resides in a dedicated test ROM area that is part of the TOE. The routines of the Mifare compatible software interface can be called from the RMS.

The TRNG (True Random Number Generator) is a physical random number generator and meets the requirements of the functionality class PTG.2 of [6].

The TOE is equipped with signal protection implemented by Infineon-specific secure wiring of security-critical signals.

**Target of Evaluation Description** 

# 2 Target of Evaluation Description

The TOE description helps the reader to understand the specific security environment and the security policy. In this context the assets, threats, security objectives and security functional requirements can be employed.

#### 2.1 TOE Definition

The TOE consists of smartcard ICs (Security Controllers) meeting the highest requirements in terms of performance and security. They are manufactured by Infineon Technologies AG in a 90 nm CMOS technology (L90FL). This TOE is intended to be used in smartcards and for its previous use as a development platform for smartcard operating systems according to the lifecycle model from [1]

The term Smartcard Embedded Software is used in the following for all operating systems and applications stored and executed on the TOE. The TOE is the platform for the Smartcard Embedded Software. The Smartcard Embedded Software itself is not part of the TOE.

Figure 1 shows a block diagram of the M7791 B12 and G11:

Figure 1 Block diagram of the TOE



The TOE consists of a core system, memories, coprocessor, peripherals, security modules and control peripherals.

The major components of the core system are the non-standard CPU, the MMU (Memory Management Unit) and MED (Memory Encryption/Decryption Unit).



nfineon

**Target of Evaluation Description** 

The CPU accesses memory via the integrated Memory Encryption and Decryption unit (MED). All data of the memory block is encrypted. The access rights of the application to the memories can be controlled with the memory management unit (MMU). Errors in RAM and ROM are automatically detected (EDC, Error Detection Code) in terms of the SOLID FLASH™ memory 1-Bit-errors are also corrected (ECC, Error Correction Code). The user software has to be implemented in SOLID FLASH™ memory. The user can choose, whether the software is loaded into the SOLID FLASH™ memory by Infineon Technologies AG or by the user

The controller of this TOE stores both code and data in a linear 16-Mbyte memory space, allowing direct access without the need to swap memory segments in and out of memory using a memory management unit.

The cache is a high-speed memory buffer located between the CPU and (external) main memories holding a copy of some of the memory contents to enable access, which is considerably faster than retrieving the information from the main memory. In addition to its fast access speed, the cache also consumes less power than the main memories.

The power management module supports different halt and sleep modes (low activity modes consuming little power) as well as data transmissions using peripheral event channels. Moreover, the current limitation function can be used for power balancing.

The low-power HALT mode is used to reduce the overall power consumption during data transfer between peripherals and volatile memories. The timer can be used to implement timing critical communication protocols. The RF interface is a contactless interface compliant to ISO14443.

The Clock Unit (ICO) supplies the clocks for all components of the TOE. The Clock Unit can work in an internal and external clock mode. When operating in the internal clock mode the system frequency is derived from an internal oscillator, whereas in external clock mode, the system clock is derived from an externally supplied interface clock according to a defined dependency.

The Interrupt and Peripheral Event Channel Controller (ITP) can process interrupt requests from different sources, each with its own subnodes, to determine whether a corresponding interrupt service routine (ISR) is to run or whether data is to be transferred in up to four peripheral event channels.

The Interface Management Module (IMM) monitors the status of all connected interfaces, detects changes in the status of an interface, receives reset requests from an interface, and provides a clock selection and automatic clock switching mechanism for the external clock of the clock unit. Reset, clock and power supply behaviour is managed here.

The controller provides a pseudo RNG (PRNG) for fast random number generation times.

The TRNG (True Random Number Generator) is specially designed for smartcard applications. The TRNG fulfils the requirements of the functionality class PTG.2 of [6] and produces genuine random numbers which then can be used directly or as seed for the PRNG (Pseudo Random Number generator). The PRNG is not in the scope of the evaluation.

The Cyclic Redundancy Check logic (CRC) allows easy generation of checksums according to ISO/IEC 3309 (16-bit CRC).

The timer/counter unit has 2 timers. The unit is used for timer operation when clocked by the oscillator/system clock or counter operation depending on the clock source configured.

The watchdog timer is a circuit that monitors controller operation by automatically initiating a reset if a specified period without an adequate response elapses after occurrence of a hardware or software irregularity.



#### **Target of Evaluation Description**

The security peripherals consist of sophisticated modules, including a UMSLC (user mode security life control), a set of sensors, regulators and filters along with security-optimized wiring to detect faults as well as electrical and physical conditions, and initiate alarms to indicate security breaches. The UMSLC enables the user software to check the activity and proper function of the system's security features.

The micro Symmetric Cryptographic Processor ( $\mu$ SCP) supports calculation of dual-key or triple-key triple-DES and AES. The  $\mu$ SCP provides measures against probing and forcing attacks. However it does not directly contribute to any SFR.

The STS (self-test software), RMS (Resource Management System), Service Algorithm Minimal (SAM) and Flash Loader together compose the TOE firmware stored in the ROM. All mandatory functions for internal testing, production usage and start-up behavior (STS), and also the RMS and SAM functions are grouped together in a common privilege level. These privilege levels are protected by a hardwired Memory Management Unit (MMU) setting.

The TOE uses Special Function Registers (SFRs). These SFRs are used for general purposes and chip configuration; they are located in SOLID FLASH™ memory in a configuration area page.

The bus system comprises two separate bus entities: a memory bus and a peripheral bus for high-speed communication with the peripherals.

Security optimized wiring protect certain critical signals.

The following is a list of features provided by the TOE:

- 24-bit linear addressing
- Up to 16 Mbytes of addressable memory
- Register-based architecture (registers can be accessed as bytes, words (2 bytes), and doublewords (4 bytes))
- 2-stage instruction pipeline
- Extensive set of powerful instructions, including 16- and 32-bit arithmetic and logic instructions
- Cache with single-cycle access searching
- 16-bit ALU

## 2.2 Scope of the TOE

The TOE comprises three parts:

- 1. Hardware of the smartcard security controller
- 2. Associated firmware and software
- 3. Documents

The hardware configuration options and configuration methods are described in Section 2.2.7

The second part of this TOE includes the associated firmware and software required for operation and cryptographic support.

The documents as described in Section 2.2.4 and listed in Table 1 are supplied for user guidance. In the following description, the term "manufacturer" stands for Infineon Technologies AG, the manufacturer of the TOE. The Smartcard Embedded Software or user software is not part of the TOE.



**Target of Evaluation Description** 

#### 2.2.1 Hardware of the TOE

The hardware part of the TOE (see Figure 1) as defined in [1] comprises the following:

#### Core System

- CPU
- Memory Encryption/Decryption Unit (MED)
- Memory Management Unit (MMU)
- Cache

#### Memories

- Read-Only Memory (ROM): not available to the user
- Random Access Memory (RAM)
- SOLID FLASH™NVM

#### Peripherals

- True Random Number Generator (TRNG)
- Pseudo Random Number Generator (PRNG)
- Watchdog and timers
- Checksum module (CRC)
- Radio Frequency Interface (RFI)

#### Control

- Power Management
- Clock unit including Internal Clock Oscillator (ICO)
- Interrupt and Peripheral Event Channel Controller (ITP and PEC)
- Interface Management Module (IMM)

#### Coprocessors

• Micro Symmetric Crypto Coprocessor supporting AES and TDES Standard (optionally blocked)

#### **Security Peripherals**

- Filters
- Sensors
- Voltage regulator
- User mode Security Life Control (UmSLC)

#### **Buses**

• Memory Bus



**Target of Evaluation Description** 

Peripheral Bus

#### 2.2.2 Firmware and Software of the TOE

The entire firmware of the TOE consists of different parts, as described below:

One part comprises the RMS and SAM routines for NVM programming, security functional test, and random number online testing (Resource Management System, IC Dedicated Support Software in PP [1]). The RMS and SAM routines are stored by Infineon Technologies AG in ROM.

The second part is the STS, consisting of test and initialization routines (Self Test Software, IC Dedicated Test Software in PP [1]). The STS routines are stored in a specially protected test ROM and are not accessible by user software with the exception of firmware V77.014.12.1. For this firmware version, the user software is allowed to jump to a dedicated STS area to continue startup after anticollission has been performed.

The third part is the Flash Loader, a piece of software located in ROM and NVM. It supports download of user software or parts of it to NVM. After completion of the download the Flash Loader can be deactivated permanently by the user.

The fourth part is the Mifare compatible software interface, accessible via RMS routines, if the Mifare compatible interface option is active. Note that the Mifare compatible Interface portion is always present but deactivated in case of non-Mifare compatible Interface derivatives. The Mifare compatible software is not part of the TSF and thus not within the scope of the evaluation.

For this TOE, the user can choose between two different firmware packages as shown in Table 1.

#### 2.2.3 Interfaces of the TOE

- The physical interface of the TOE to the external environment is the entire surface of the IC.
- The RF interface (radio frequency power and signal interface) enables contactless communication between a PICC (proximity integration chip card, PICC) and a PCD reader/writer (proximity coupling device, PCD). Power supply is received and data are received or transmitted by an antenna which consists of a coil with a few turns directly connected to the IC.
- The interface to the firmware consists of special registers used for hardware configuration and control (Special Function Registers, SFR).
- The interface of the TOE to the operating system is covered by the RMS routines and by the instruction set of the TOE.
- The interface of the TOE to the test routines is formed by the STS test routine call, i.e. entry to test mode (STS-TM entry).

#### 2.2.4 Guidance Documentation

The guidance documentation consists of:

- M7791 SOLID FLASH<sup>™</sup> Controller for Contactless Transport, Payment and Basic ID Applications Hardware Reference Manual
- AMM Advanced Mode for Mifare-Compatible Technology Addendum to M7791 Hardware Reference Manual (optional). This addendum document describes the AMM (Advanced mode for Mifare-Compatible Technology) and is only provided in case the configuration option AMM is chosen.



**Target of Evaluation Description** 

- SLx 70 Family Production and Personalization User's Manual
- SLE 70 Family Programmer's Reference User's Manual
- SLE77 Controller Family Solid Flash™ Controller for Security Applications Errata Sheet
- These documents contain the description of all interfaces of the software to the hardware relevant for programming the TOE.
- M7791 Security Guidelines User's manual: This document provides secure coding guidance to the application writer.
- Option 2 for Fast Startup: this document describes the fast startup option. This document is only delivered to the user in case the firmware version V77.014.12.1 is chosen.

The "SLE77 Controller Family Solid Flash™ Controller for Security Applications - Errata Sheet" may be changed during the life cycle of the TOE. Changes are reported in a monthly updated list [5] provided by Infineon Technologies AG to the user.

Finally the certification report may contain an overview of recommendations to a software developer regarding the secure use of the TOE.

## 2.2.5 Forms of Delivery

The TOE can be delivered in the form of complete modules, as plain wafers in an IC case (e.g. DSO20) or in bare dies. The delivery can therefore be at the end of phase 3 or at the end of phase 4 which may also include pre-personalization steps according to [1]. In any case the testing of the TOE is finished and the extended test features are removed. From a security policy point of view the different forms of delivery do not have any impact.

The delivery to the software developer (phase 2 → phase 1) contains the development package, which is delivered in electronic form. It contains the documents as described above, the development and debugging tools

Part of the software delivery is the Flash Loader program, provided by Infineon Technologies AG, running on the TOE and controlling the download of user software onto the TOE via the UART interface. The download is only possible after successful authentication. The user software can also be downloaded in an encrypted way. In addition, the user can permanently block further use of the Flash Loader.

#### 2.2.6 Production sites

The TOE may be handled at different production sites but the silicon is produced in Dresden or TSMC only. To distinguish the different production sites of various products in the field, the site is coded in the Generic Chip Ident Mode data. The exact coding of the relevant Generic chip identification data is described in [7]. Products with design step B12 are produced in Dresden and products with design step G11 at TSMC.

The delivery measures are described in the ALC\_DVS aspect.

# 2.2.7 TOE Configuration

This TOE is represented by various configurations called products.

The module design, layout and footprint, of all products are identical. However, minor differences between one metal mask allows the TOE to connect to different types of antennas (not part of the TOE). The metal masks differ in their input capacities of the RFI peripheral.



**Target of Evaluation Description** 

The degree of freedom for configuring the TOE is predefined by Infineon Technologies AG.

Table 2 shows the TOE hardware configurations such as the maximum configurable memory sizes and availability of cryptographic coprocessors.

Table 2 TOE hardware configuration options

| Module / Feature           | Values                |
|----------------------------|-----------------------|
| Memories                   |                       |
| SOLID FLASH™               | up to 100 kBytes      |
| RAM for the user           | up to 4 kBytes        |
| Modules                    |                       |
| μSCP                       | Available/unavailable |
| Interfaces                 |                       |
| RFI – ISO 14443 generally  | Available/unavailable |
| RFI Input Capacity         | 27pF, 56pF, 78pF      |
| ISO 14443 Type A card      |                       |
| mode                       | Available/unavailable |
| ISO 14443 Type B card      |                       |
| mode                       | Available/unavailable |
| ISO 14443 Type C card      |                       |
| mode (1)                   | Available/unavailable |
| Advanced Communication     |                       |
| Mode                       | Available/unavailable |
| Mifare (3) availability    | Available/unavailable |
| Mifare Hardware support    |                       |
| card mode                  | Available/unavailable |
| Advanced Mode for Mifare-  |                       |
| Compatible Technology      |                       |
| (AMM)                      | Available/unavailable |
| SW support for Mifare      |                       |
| compatible 4k cards        | Available/unavailable |
| SW support for Mifare      |                       |
| compatible 1k cards        | Available/unavailable |
| Direct data transfer (DDT) | Available/unavailable |
| Miscellaneous              |                       |
| maximum System             |                       |
| Frequency                  | 33MHz to HIGH         |
| Firmware/Software          |                       |
|                            | V77.014.11.2 or       |
| Firmware ID                | V77.014.12.1          |

i) the values for FLASH\_MAXSIZE, RAM\_MAXSIZE and CAPA\_VALUES are defined in [8]

ii) the value for HIGH is defined in [7]

Two methods are available to customers to configure the TOE:

- 1. To order a configuration, which is defined and offered by Infineon Technologies.
- 2. To apply the Bill-Per-Use (BPU) method for the TOE. This method enables a customer to use tailored products of the TOE within the TOE 's configuration options



#### **Target of Evaluation Description**

BPU allows a customer to block chips on demand at the customer's premises. Customers, who intend to use this feature receive the TOEs in a predefined configuration, e.g. no blocking applied. The blocking information is part of a chip configuration area. The blocking information can be modified by customers using specific APDUs. Once final blocking is done, further modifications are disabled.

The BPU software part is only present on predefined products, which have been ordered with the BPU option. In all other cases this software is not present on the product.

### 2.2.8 TOE initialization with Customer Software

This TOE is equipped with Flash Loader software (FL) to download user software, i.e. an operating system and applications. Various options can be chosen by the user to store software onto the SOLID FLASH™:

| Table 3 O | ptions to initialize the TOE with customer software |
|-----------|-----------------------------------------------------|
|           |                                                     |

| 1 | The user provides software to download into the SOLID FLASH™ memory to Infineon Technologies AG. The software is loaded into the SOLID FLASH™ memory during chip production. | There is no Flash Loader present.                                                                                                                                                                                                                                         |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | The user provides software to download into the SOLID FLASH™ memory to Infineon Technologies AG. The software is loaded into the NVM memory during chip production.          | The Flash Loader is blocked by Infineon but can be activated or reactivated by the user or subcontractor to download software into the SOLID FLASH™ memory. The user is required to provide a reactivation procedure as part of the software to Infineon Technologies AG. |

Conformance Claims (ASE\_CCL)

# **3** Conformance Claims (ASE\_CCL)

### 3.1 CC Conformance Claim

This Security Target (ST) and the TOE claim conformance to Common Criteria version v3.1 part 1 [2], part 2 [3] and part 3 [4].

Conformance of this ST is claimed for:

Common Criteria part 2 extended and Common Criteria part 3 conformant.

#### 3.2 PP Claim

This Security Target claims strict conformance to [1].

The Security IC Platform Protection Profile with Augmentation Packages is registered and certified by the Bundesamt für Sicherheit in der Informationstechnik¹ (BSI) under the reference:

BSI-CC-PP-0084-2014, Version 1.0, dated 2014-01-13.

The security assurance requirements of the TOE are according to the Security IC Platform Protection Profile [1]. They are all drawn from Part 3 of the Common Criteria version v3.1.

The augmentations of the PP [1] are listed below.

Table 4 Augmentations of the assurance level of the TOE

| Assurance Class          | Assurance components | Description                                |
|--------------------------|----------------------|--------------------------------------------|
| Life-cycle<br>support    | ALC_DVS.2            | Sufficiency of security measures           |
| Vulnerability assessment | AVA_VAN.5            | Advanced methodical vulnerability analysis |

# 3.3 Package Claim

This Security Target claims conformance to following functional packages from [1]:

• Package Loader dedicated for usage in secured environment only; section 7.3.1

The assurance level for the TOE is EAL5 augmented with the components ALC\_DVS.2 and AVA\_VAN.5.

<sup>1</sup> Bundesamt für Sicherheit in der Informationstechnik (BSI) is the German Federal Office for Information Security Security Target Lite 15



Conformance Claims (ASE\_CCL)

#### 3.4 Conformance Rationale

This security target claims strict conformance to [1].

The Target of Evaluation (TOE) is a typical security IC as defined in [1] chapter 1.2.2 comprising:

- the circuitry of the IC (hardware including the physical memories),
- configuration data, initialisation data related to the IC Dedicated Software and the behaviour of the security functionality
- the IC Dedicated Software with the parts
- the IC Dedicated Test Software,
- the IC Dedicated Support Software.

The TOE is designed, produced and/or generated by the TOE Manufacturer.

## **3.4.1** Security Problem Definition:

The security problem definition of [1] is enhanced by adding a threat. Including this add-on, the security problem definition of this security target is consistent with the statement of the security problem definition in [1], as the security target claims strict conformance to [1].

#### 3.4.2 Conformance Rationale:

The threat memory access violation T.Mem-Access, due to specific TOE memory access control functionality, has been added. This add-on has no impact on the conformance statements regarding CC [2] and PP [1], with following rational:

The security target remains conformant to CC [2], claim 482 as the possibility to introduce additional restrictions is given.

# 3.4.3 Adding Objective

Due to an additional security functionality regarding memory access control - O.Mem-Access, an additional security objective has been introduced. This add-on has no impact on the conformance statements regarding CC [2] and PP [1], with following rational:

The security target remains conformant to CC [2], claim 482 as the possibility to introduce additional restrictions is given.

#### 3.4.4 Loader

The PP [12] implements the optional policy for applying a Loader. The Loader is used to load data into the SOLID FLASH™ NVM. The Loader policy defines the Package 1 P.LIM\_Block\_Loader where the Loader is dedicated for usage in secure environment only. This TOE provides a Loader complying with this optional package 1 as outlined in chapter 7.2. Due to these optional additional security functionalities the security objectives O.Cap\_Avail\_Loader, Capability and availability of the Loader, and for the environment OE.Lim\_Block\_Loader, Limitation of capability and blocking the Loader, have been introduced. These addons have no impact on the conformance statements regarding CC [14] and PP [12], with following rational:



Conformance Claims (ASE\_CCL)

The security target fulfills the strict conformance claim of the PP [12] due to the application notes 5 applying here. By this note the addition of further security functions and security services are covered, even without deriving particular security functionality from a threat or a policy

### 3.4.5 Summary

Due to the above rational, the security objectives of this security target are consistent with the statement of the security objectives in [1], as the security target claims package-augmentation to [1].

All security functional requirements defined in [1] are included and completely defined in this ST.

The following security functional requirements are taken from [3] in addition to the SFRs defined in [1]:

FMT\_MSA.1 "Management of security attributes"
 FMT\_MSA.3 "Static attribute initialization"

FMT\_SMF.1 "Specification of Management functions"

The security functional requirements as follows are included and completely defined in this ST, section 6:

• FPT\_TST.2 "Subset TOE security testing" (Requirement from [12])

The security functional requirements as follows are added:

FDP\_ACC.1 "Subset access control"

FDP\_ACF.1 "Security attribute based access control"

All assignments and selections of the security functional requirements are either done in [1] or in this Security Target.

# 3.5 Application Notes

The functional requirement FCS\_RNG.1 is a refinement of the FCS\_RNG.1 defined in the Protection Profile [1] according to "Anwendungshinweise und Interpretationen zum Schema (AIS)" [6].

Security Problem Definition (ASE\_SPD)

# 4 Security Problem Definition (ASE\_SPD)

The content of [1] applies to this chapter completely.

#### 4.1 Threats

The threats are directed against the assets and/or the security functions of the TOE. For example, certain attacks are only one step towards a disclosure of assets while others may directly lead to a compromise of the application security. The more detailed description of specific attacks is given later on in the process of evaluation and certification. An overview on attacks is given in PP [1] section 3.2.

The threats to security are defined and described in PP [1] sections 3.2.

Table 5 Threats according to [1]

| T.Phys-Manipulation | Physical Manipulation                   |
|---------------------|-----------------------------------------|
| T.Phys-Probing      | Physical Probing                        |
| T.Malfunction       | Malfunction due to Environmental Stress |
| T.Leak-Inherent     | Inherent Information Leakage            |
| T.Leak-Forced       | Forced Information Leakage              |
| T.Abuse-Func        | Abuse of Functionality                  |
| T.RND               | Deficiency of Random Numbers            |

# 4.1.1 Additional Threat due to TOE specific Functionality

The additional functionality of introducing sophisticated privilege levels and access control allows the secure separation between the operation system(s) and applications, the secure downloading of applications after personalization and enables multitasking by separating memory areas and performing access controls between different applications. Due to this additional functionality "area based memory access control" a new threat is introduced.

The Smartcard Embedded Software is responsible for its User Data according to the assumption "Treatment of User Data (A.Resp-Appl)". However, the Smartcard Embedded Software may comprise different parts, for instance an operating system and one or more applications. In this case, such parts may accidentally or deliberately access data (including code) of other parts, which may result in a security violation.

The TOE shall avert the threat "Memory Access Violation (T.Mem-Access)" as specified below.

T.Mem-Access Memory Access Violation

Parts of the Smartcard Embedded Software may cause security violations by accidentally or deliberately accessing restricted data (which may include code) or privilege levels. Any restrictions are defined by the security policy of the specific application context and must be implemented by the Smartcard Embedded Software.

Table 6 Additional threats due to TOE specific functions and augmentations

|--|

Security Problem Definition (ASE\_SPD)

# 4.1.2 Assets regarding the Threats

The asset description from PP [1] section 3.1 applies.

# 4.2 Organizational Security Policies

The organizational policy from [1] section 3.3 and section 7.3.1 is applicable.

### Table 7 Organizational Security Policies according PP [1]

| P.Process-TOE      | Protection during TOE Development and Production |
|--------------------|--------------------------------------------------|
| P.Lim_Block_Loader | Limiting and Blocking the Loader Functionality   |

# 4.3 Assumptions

The TOE assumptions about the operational environment are defined and described in PP [1] section 3.4.

### Table 8 Table 1: Assumption according PP [1]

| A.Process-Sec-IC | Protection during Packaging, Finishing and Personalization |
|------------------|------------------------------------------------------------|
| A.Resp-Appl      | Treatment of User Data                                     |

Security objectives (ASE\_OBJ)

# 5 Security objectives (ASE\_OBJ)

This section shows the security objectives, which are relevant to the TOE.

# 5.1 Security objectives of the TOE

The security objectives of the TOE are defined and described in PP [1] sections 4.1, 7.3.1, 7.4.1 and 7.4.2.

Table 9 Objectives for the TOE according to PP [1]

| O.Phys-Manipulation | Protection against Physical Manipulation        |
|---------------------|-------------------------------------------------|
| O.Phys-Probing      | Protection against Physical Probing             |
| O.Malfunction       | Protection against Malfunction                  |
| O.Leak-Inherent     | Protection against Inherent Information Leakage |
| O.Leak-Forced       | Protection against Forced Information Leakage   |
| O.Abuse-Func        | Protection against Abuse of Functionality       |
| O.Identification    | TOE Identification                              |
| O.RND               | Random Numbers                                  |
| O.Cap_Avail_Loader  | Capability and availability of the Loader       |

The TOE shall provide "Area based Memory Access Control (O.Mem-Access)" as specified below.

O.Mem-Access Area based Memory Access Control

The TOE must provide the Smartcard Embedded Software with the capability to define restricted access memory areas. The TOE must then enforce the partitioning of such memory areas so that access of software to memory areas and privilege levels is controlled as required, for example, in a multi-application environment.

Table 10 Additional objectives due to TOE specific functions and augmentations

| O.Mem-Access | Area based Memory Access Control |
|--------------|----------------------------------|
|              |                                  |

# 5.2 Security Objectives for the development and operational Environment

The security objectives from [1] section 4.2, 4.3 and 7.3.1 are applicable for this TOE.

The table below lists the environmental security objectives.

Table 11 Security objectives for the environment according to [1]

| OE.Resp-Appl      | Treatment of User Data              |
|-------------------|-------------------------------------|
| OE.Process-Sec-IC | Protection during composite product |



Security objectives (ASE\_OBJ)

| OE.Resp-Appl        | Treatment of User Data                           |  |
|---------------------|--------------------------------------------------|--|
|                     | manufacturing                                    |  |
| OE.Lim_Block_Loader | Limitation of capability and blocking the Loader |  |

# **5.3** Security Objectives Rationale

The security objectives rationale of the TOE is defined and described in PP [1] section 4.4, 7.3.1, 7.4.1 and section 7.4.2

Compared to the [1] an enhancement regarding memory area protection has been established. The clear definition of privilege levels for operated software establishes the clear separation of different restricted memory areas for running the firmware, downloading and/or running the operating system and to establish a clear separation between different applications. Nevertheless, it is also possible to define a shared memory section where separated applications may exchange defined data. The privilege levels clearly define by using a hierarchical model the access right from one level to the other. These measures ensure that the threat T.Mem-Access is clearly covered by the security objective O.Mem-Access.

The objective O.Cap\_Avail\_Loader and the organizational policy P.Lim\_Block\_Loader as described in [1] chapter 7.3.1 apply only to TOE products with Flash Loader enabled for software or data download by the user. In other cases the Flash Loader is not available anymore and the user software or data download is completed.



Extended Component Definition (ASE\_ECD)

# 6 Extended Component Definition (ASE\_ECD)

There are several extended components defined and described for the TOE:

- the family FCS\_RNG at the class FCS Cryptographic Support
- the family FMT\_LIM at the class FMT Security Management
- the family FAU\_SAS at the class FAU Security Audit
- the family FDP\_SDC at the class FDP User Data Protection
- the family FPT\_TST.2 at the class FPT Protection of the TSF

The extended families FCS\_RNG, FMT\_LIM, FAU\_SAS and FDP\_SDC are defined and described in PP [1] section 5. The component FPT\_TST.2 is defined in the following sections.

# 6.1 Component "Subset TOE security testing (FPT\_TST)"

The security is strongly dependent on the correct operation of the security functions. Therefore, the TOE shall support that particular security functions or mechanisms are tested in the operational phase (Phase 7). The tests can be initiated by the Smartcard Embedded Software and/or by the TOE or is done automatically and continuously.

Part 2 of the Common Criteria provides the security functional component "TSF testing (FPT\_TST.1)". The component FPT\_TST.1 provides the ability to test the TSF's correct operation.

For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires verification of the integrity of TSF data and of the stored TSF executable code which might violate the security policy. Therefore, the functional component "Subset TOE security testing (FPT\_TST.2)" of the family TSF self test has been newly created. This component allows that particular parts of the security mechanisms and functions provided by the TOE are tested.

### 6.2 Definition of FPT\_TST.2

The functional component "Subset TOE security testing (FPT\_TST.2)" has been newly created (Common Criteria Part 2 extended). This component allows that particular parts of the security mechanisms and functions provided by the TOE can be tested after TOE Delivery or are tested automatically and continuously during normal operation transparent for the user.

This security functional component is used instead of the functional component FPT\_TST.1 from Common Criteria Part 2. For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires verifying the integrity of TSF data and stored TSF executable code which might violate the security policy.

The functional component "Subset TOE testing (FPT\_TST.2)" is specified as follows (Common Criteria Part 2 extended).



Extended Component Definition (ASE\_ECD)

### 6.3 TSF self test (FPT\_TST)

Family Behavior The Family Behavior is defined in [3] section 15.14 (442,443).

Component levelling



FPT\_TST.1: The component FPT\_TST.1 is defined in [3] section 15.14 (444, 445,446).

FPT\_TST.2: Subset TOE security testing, provides the ability to test the correct operation of particular

security functions or mechanisms. These tests may be performed at start-up, periodically, at the request of the authorized user, or when other conditions are met. It also provides the

ability to verify the integrity of TSF data and executable code.

Management: FPT\_TST.2

The following actions could be considered for the management functions in FMT:

- management of the conditions under which subset TSF self testing occurs, such as during initial start-up, regular interval or under specified conditions
- management of the time of the interval appropriate.

Audit: FPT\_TST.2

There are no auditable events foreseen.

FPT\_TST.2 Subset TOE testing

Hierarchical to: No other components.

Dependencies: No dependencies

FPT\_TST.2.1: The TSF shall run a suite of self tests [selection: during initial start-up, periodically during normal operation, at the request of the authorized user, and/or at the conditions [assignment: conditions under which self test should occur]] to demonstrate the correct operation of [assignment: functions and/or mechanisms].

Security Requirements (ASE\_REQ)

# 7 Security Requirements (ASE\_REQ)

For this section [1] section 6 can be applied completely.

### 7.1 TOE Security Functional Requirements

The security functional requirements (SFR) for the TOE are defined and described in [1] section 6.1 and in the following description.

Table 12 provides an overview of the functional security requirements of the TOE, defined in [1] section 6.1. The last column shows, whether the requirement is refined. The refinements are also valid for this ST.

FCS\_RNG.1 "Random number generation"

Table 12 Security functional requirements of the TOE defined in PP [1]

| Security Functional Requirement |                                               |  |
|---------------------------------|-----------------------------------------------|--|
| FRU_FLT.2                       | "Limited fault tolerance"                     |  |
| FPT_FLS.1                       | "Failure with preservation of secure state"   |  |
| FMT_LIM.1                       | "Limited capabilities"                        |  |
| FMT_LIM.2                       | "Limited availability"                        |  |
| FAU_SAS.1                       | "Audit storage"                               |  |
| FDP_SDC.1                       | "Stored data confidentiality                  |  |
| FDP_SDI.2                       | "Stored data integrity monitoring and action" |  |
| FPT_PHP.3                       | "Resistance to physical attack"               |  |
| FDP_ITT.1                       | "Basic internal transfer protection"          |  |
| FPT_ITT.1                       | "Basic internal TSF data transfer protection  |  |
| FDP_IFC.1                       | "Subset information flow control"             |  |
| FCS_RNG.1                       | "Random number generation"                    |  |
| FMT_LIM.1/Lo                    | pader "Limited capabilities"                  |  |
| FMT_LIM.2/Lo                    | pader "Limited availability"                  |  |

Table 13 provides an overview about security functional requirements, which are added to the TOE. All requirements are taken from [3] Part 2, with the exception of requirement FPT\_TST.2, which is defined in this ST completely.

Table 13 Additional security functional requirements of the TOE

| Security Functional Requirement |                                           |  |
|---------------------------------|-------------------------------------------|--|
| FPT_TST.2                       | "Subset TOE security testing"             |  |
| FDP_ACC.1                       | "Subset access control"                   |  |
| FDP_ACF.1                       | "Security attribute based access control" |  |
| FMT_MSA.1                       | "Management of security attributes"       |  |
| FMT_MSA.3                       | "Static attribute initialisation"         |  |



Security Requirements (ASE\_REQ)

#### **Security Functional Requirement**

FMT\_SMF.1 "Specification of Management functions"

All assignments and selections of the security functional requirements of the TOE are done in [1] and in the following description.

The above marked extended components FMT\_LIM.1 and FMT\_LIM.2 are introduced in [1] to define the IT security functional requirements of the TOE as an additional family (FMT\_LIM) of the Class FMT (Security Management). This family describes the functional requirements for the Test Features of the TOE. The new functional requirements were defined in the class FMT because this class addresses the management of functions of the TSF.

The additional component FAU\_SAS is introduced to define the security functional requirements of the TOE of the Class FAU (Security Audit). This family describes the functional requirements for the storage of audit data and is described in the next chapter.

The requirement FPT\_TST.2 is the subset of TOE testing and originated in [3]. This requirement is given as the correct operation of the security functions is essential. The TOE provides mechanisms to cover this requirement by the smartcard embedded software and/or by the TOE itself.

### 7.1.1 Extended Components FCS\_RNG.1 and FAU\_SAS.1

#### 7.1.1.1 FCS\_RNG

To define the IT security functional requirements of the TOE an additional family (FCS\_RNG) of the Class FCS (cryptographic support) is defined in [1]. This family describes the functional requirements for random number generation used for cryptographic purposes.

#### FCS\_RNG.1 Random Number Generation

Hierarchical to: No other components

Dependencies: No dependencies

FCS\_RNG.1 Random numbers generation Class PTG.2 according to [6]

FCS\_RNG.1.1 The TSF shall provide a <u>physical</u> random number generator that implements:

| PTG.2.1 | A total failure test detects a total failure of entropy source immediately when |
|---------|---------------------------------------------------------------------------------|
|         | the RNG has started. When a total failure is detected, no random numbers will   |
|         | <u>be output.</u>                                                               |

PTG.2.2 If a total failure of the entropy source occurs while the RNG is being operated, the RNG prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source.

PTG.2.3 The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test has finished successfully or when a defect has been detected.





Security Requirements (ASE\_REQ)

| PTG.2.4 | The online test procedure shall be effective to detect non-tolerable |
|---------|----------------------------------------------------------------------|
|         | weaknesses of the random numbers soon.                               |

PTG.2.5 The online test procedure checks the quality of the raw random number sequence. It is triggered continuously. The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time.

### FCS\_RNG.1.2 The TSF shall provide <u>numbers in the format 8- or 16-bit that meet</u>

| PTG.2.6 | Test procedure A, as defined in [6] does not distinguish the internal random |
|---------|------------------------------------------------------------------------------|
|         | numbers from output sequences of an ideal RNG.                               |

PTG.2.7 The average Shannon entropy per internal random bit exceeds 0.997.

Note: The physical random number generator implements total failure testing of the random source data and a continuous random number generator test according to:

National Institute of Standards and Technology, Security Requirements for Cryptographic Modules, Federal Information Processing Standards Publication (FIPS) 140-2, 2002-03-12, chapter 4.9.2

### 7.1.1.2 FAU\_SAS

The PP [12] defines additional security functional requirements with the family FAU\_SAS of the class FAU (Security Audit). This family describes the functional requirements for the storage of audit data. It has a more general approach than FAU\_GEN, because it does not necessarily require the data to be generated by the TOE itself and because it does not give specific details of the content of the audit records.

The TOE shall meet the requirement "Audit storage (FAU\_SAS.1)" as specified below (Common Criteria Part 2 extended).

#### FAU\_SAS.1 Audit Storage

Hierarchical to: No dependencies

Dependencies: No dependencies.

FAU\_SAS.1.1 The TSF shall provide the test process before TOE Delivery with the capability to store the Initialization Data and/or Pre-personalization Data and/or supplements of the Security IC Embedded Software in the not changeable configuration page area and non-volatile memory.

#### 7.1.2 Subset of TOE testing

The security is strongly dependent on the correct operation of the security functions. Therefore, the TOE shall support that particular security functions or mechanisms are tested in the operational phase (Phase 7). The tests can be initiated by the Smartcard Embedded Software and/or by the TOE.

The TOE shall meet the requirement "Subset TOE testing (FPT\_TST.2)" as specified below (Common Criteria Part 2 extended).



Security Requirements (ASE\_REQ)

#### FPT\_TST.2 Subset TOE testing

Hierarchical to: No other components.

Dependencies: No dependencies

FPT\_TST.2.1 The TSF shall run a suite of self tests at the <u>request of the authorised user</u> to demonstrate the correct operation of the <u>alarm lines and/or following environmental sensor mechanisms</u>:

- CORE CPU related alarms
- Temperature alarm
- Memory Bus
- NVM\_MISS SOLID FLASH™ memory illegal addressing alarm
- FSE Internal Frequency Sensor alarm
- Light Light sensitive alarm
- WDT Watch Dog Timer related alarms
- SW Software triggered alarm
- TRNG True Random Number Generator
- Glitch sensor alarm
- Backside light detection (BLD) alarm
- RAM/ROM EDC or SOLID FLASH™ memory ECC

# 7.1.3 Memory access control

Usage of multiple applications in one Smartcard often requires code and data separation in order to prevent one application from accessing code and/or data of another application. For this reason the TOE provides Area based Memory Access Control. The underlying memory management unit (MMU) is documented in [7].

The security service being provided is described in the Security Function Policy (SFP) Memory Access Control Policy. The security functional requirement "Subset access control (FDP\_ACC.1)" requires that this policy is in place and defines the scope were it applies. The security functional requirement "Security attribute based access control (FDP\_ACF.1)" defines security attribute usage and characteristics of policies. It describes the rules for the function that implements the Security Function Policy (SFP) as identified in FDP\_ACC.1. The decision whether an access is permitted or not is taken based upon attributes allocated to the software. The Smartcard Embedded Software defines the attributes and memory areas. The corresponding permission control information is evaluated "on-the-fly" by the hardware so that access is granted/effective or denied/inoperable.

The security functional requirement "Static attribute initialisation (FMT\_MSA.3)" ensures that the default values of security attributes are appropriately either permissive or restrictive in nature. Alternative values can be specified by any subject provided that the Memory Access Control Policy allows that. This is described by the security functional requirement "Management of security attributes (FMT\_MSA.1)". The attributes are determined during TOE manufacturing (FMT\_MSA.3) or set at run-time (FMT\_MSA.1).

From TOE's point of view the different roles in the Smartcard Embedded Software can be distinguished according to the memory based access control. However the definition of the roles belongs to the user software.



Security Requirements (ASE\_REQ)

The following Security Function Policy (SFP) Memory Access Control Policy is defined for the requirement "Security attribute based access control (FDP\_ACF.1)":

#### **Memory Access Control Policy**

The TOE shall control read, write, delete and execute accesses of software running at the privilege levels as defined below. Any access is controlled, regardless whether the access is on code or data or a jump on any other privilege level outside the current one.

The memory model provides distinct, independent privilege levels separated from each other in the virtual address space. These levels are referred to as the Infineon Technologies (IFX) level, operating system 1 and 2 levels (OS1, OS2), shared application level, and application 1 and 2 levels. A pseudo-level is the "current" level, which is simply the level on which code is currently being executed. The access rights are controlled by the MMU and related to the privilege level as depicted in following diagram:

Figure 2 Privilege Levels of the TOE



The TOE shall meet the requirement "Subset access control (FDP\_ACC.1)" as specified below.

#### FDP\_ACC.1 Subset access control

Hierarchical to: No other components.

Dependencies: FDP\_ACF.1 Security attribute based access control

FDP\_ACC.1.1 The TSF shall enforce the Memory Access Control Policy on all subjects (software running at the defined and assigned privilege levels), all objects (data including code stored in memories) and all the operations defined in the Memory Access Control Policy, i.e. privilege levels.

The TOE shall meet the requirement "Security attribute based access control (FDP\_ACF.1)" as specified below.

#### FDP\_ACF.1 Security attribute based access control

Hierarchical to: No other components.



Security Requirements (ASE\_REQ)

Dependencies: FDP\_ACC.1 Subset access control FMT MSA.3 Static attribute initialisation

FDP\_ACF.1.1 The TSF shall enforce the Memory Access Control Policy to objects based on the following:

#### Subject:

- software running at the IFX, OS1 and OS2 privilege levels required to securely operate the chip. This includes also privilege levels running interrupt routines.
- software running at the privilege levels containing the application software

#### Object:

data including code stored in memories

#### **Attributes:**

- the memory area where the access is performed to and/or
- the operation to be performed.
- FDP\_ACF.1.2 The TSF shall enforce the following rules to determine if an operation among controlled subjects and controlled objects is allowed:

evaluate the corresponding permission control information of the relevant memory range before, during or after the access so that accesses to be denied cannot be utilised by the subject attempting to perform the operation.

- FDP\_ACF.1.3 The TSF shall explicitly authorize access of subjects to objects based on the following additional rules: none.
- FDP\_ACF.1.4 The TSF shall explicitly deny access of subjects to objects based on the following additional rules:

none.

The TOE shall meet the requirement "Static attribute initialisation (FMT\_MSA.3)" as specified below.

#### FMT\_MSA.3 Static attribute initialisation

Hierarchical to: No other components.

Dependencies: FMT\_MSA.1 Management of security attributes

FMT\_SMR.1 Security roles

- FMT\_MSA.3.1 The TSF shall enforce the <u>Memory Access Control Policy</u> to provide <u>well defined1</u> default values for security attributes that are used to enforce the SFP.
- FMT\_MSA.3.2 The TSF shall allow <u>any subject</u>, <u>provided that the Memory Access Control Policy is enforced</u> <u>and the necessary access is therefore allowed</u><sup>2</sup>, to specify alternative initial values to override the default values when an object or information is created.

<sup>&</sup>lt;sup>1</sup> The static definition of the access rules is documented in [7]

<sup>&</sup>lt;sup>2</sup> The Smartcard Embedded Software is intended to set the memory access control policy



Security Requirements (ASE\_REQ)

The TOE shall meet the requirement "Management of security attributes (FMT\_MSA.1)" as specified below:

#### FMT\_MSA.1 Management of security attributes

Hierarchical to: No other components.

Dependencies: [FDP\_ACC.1 Subset access control or

FDP\_IFC.1 Subset information flow control

FMT\_SMF.1 Specification of management functions

FMT\_SMR.1 Security roles

FMT\_MSA.1.1 The TSF shall enforce the Memory Access Control Policy to restrict the ability to change

<u>default</u>, <u>modify or delete</u> the security attributes <u>permission control information to the</u>

software running on the privilege levels.

The TOE shall meet the requirement "Specification of management functions (FMT\_SMF.1)" as specified below:

#### FMT\_SMF.1 Specification of management functions

Hierarchical to: No other components

Dependencies: No dependencies

FMT\_SMF.1.1 The TSF shall be capable of performing the following security management functions: <u>access</u> the configuration registers of the MMU.



Security Requirements (ASE\_REQ)

### 7.1.5 Support of Cipher Schemes

The following additional specific security functionality is implemented in the TOE:

#### **Preface regarding Security Level related to Cryptography**

Preface regarding Security Level related to Cryptography

The strength of the cryptographic algorithms was not rated in the course of the product certification (see [24] Section 9, Para.4, Clause 2). But Cryptographic Functionalities with a security level of lower than 100 bits can no longer be regarded as secure without considering the application context. Therefore for these functionalities it shall be checked whether the related crypto operations are appropriate for the intended system. Some further hints and guidelines can be derived from the 'Technische Richtlinie BSI TR-02102', www.bsi.bund.de.

Any Cryptographic Functionality that is marked in column <u>'Security Level above 100 Bits'</u> of the following table with <u>'no'</u> achieves a security level of lower than 100 Bits (in general context).

Table 14 TOE cryptographic functionality

| Purpose | Cryptographic<br>Mechanism | Standard of<br>Implementation | Key Size in Bits | Security<br>Level<br>above<br>100 Bits |
|---------|----------------------------|-------------------------------|------------------|----------------------------------------|
|         | Physical True RNG<br>PTG.2 | [6]                           | N/A              | N/A                                    |

### 7.1.6 Data Integrity

The TOE shall meet the requirement "Stored data integrity monitoring and action (FDP\_SDI.2)" as specified below:

#### FDP\_SDI.2 Stored data integrity monitoring and action

Hierarchical to:FDP\_SDI.1 stored data integrity monitoring

Dependencies: No dependencies

FDP\_SDI.2.1 The TSF shall monitor user data stored in containers controlled by the TSF for <u>data integrity</u> <u>and one- and/or more-bit-errors</u> on all objects, based on the following attributes: <u>corresponding EDC value for ROM and RAM, smart parity for Cache and error correction ECC for the SOLID FLASH™ NVM.</u>

FDP\_SDI.2.2 Upon detection of a data integrity error, the TSF shall correct <u>1 bit errors in the SOLID FLASH™</u> NVM automatically and inform the user about other bit errors.

The TOE shall meet the requirement "Stored data confidentiality (FDP\_SDC.1)" as specified below:

#### FDP\_SDC.1 Stored data confidentiality

Hierarchical to: No other components





Security Requirements (ASE\_REQ)

Dependencies: No dependencies

FDP\_SDC.1.1 The TSF shall ensure the confidentiality of the information of the user data while it is stored in the RAM and SOLID FLASH™ NVM



Security Requirements (ASE\_REQ)

## 7.2 Support of the Flash Loader

The usage of the Flash Loader is only allowed in secured environment during the production phase. For this reason the TOE shall meet the requirements "Limited capabilities (FMT\_LIM.1/Loader)" as specified below:

FMT\_LIM.1/Loader Limited Capabilities

Hierarchical to: No other components

Dependencies: No other components.

FMT\_LIM.1.1/Loader The TSF shall be designed and implemented in a manner that limits its capabilities so

that in conjunction with "Limited availability (FMT\_LIM.2)" the following policy is enforced: Deploying Loader functionality after <u>permanent deactivation</u> does not allow

stored user data to be disclosed or manipulated by unauthorized user.

The TOE shall meet the requirement "Limited availability – Loader (FMT\_LIM.2/Loader)" as specified below:

FMT\_LIM.2/Loader Limited availability - Loader

Hierarchical to: No other components.

Dependencies: FMT\_LIM.1 Limited capabilities.

FMT\_LIM.2.1/Loader The TSF shall be designed in a manner that limits its availability so that in conjunction

with "Limited capabilities (FMT\_LIM.1)" the following policy is enforced: The TSF

prevents deploying the Loader functionality after permanent deactivation.

The security functional requirements FMT\_LIM.1/Loader and FMT\_LIM.2/Loader apply only to TOE products with Flash Loader enabled for software or data download by the user. In other cases the Flash Loader is not available anymore and the user software or data download is completed.

# 7.3 TOE Security Assurance Requirements

The evaluation assurance level is EAL 5 augmented with ALC\_DVS.2 and AVA\_VAN.5. In the following table, the security assurance requirements are given. The augmentation of the assurance components compared to [1] is expressed with bold letters.

**Table 15** Assurance components

| Aspect      | Acronym   | Description                                                                     | Refinement |
|-------------|-----------|---------------------------------------------------------------------------------|------------|
| Development | ADV_ARC.1 | Security Architecture Description                                               | [1]        |
|             | ADV_FSP.5 | Complete semi-formal functional specification with additional error information | [1]        |
|             | ADV_IMP.1 | Implementation representation of the TSF                                        | [1]        |
|             | ADV_INT.2 | Well-structured internals                                                       |            |
|             | ADV_TDS.4 | Semi-formal modular design                                                      |            |



Security Requirements (ASE\_REQ)

| Aspect                      | Acronym   | Description                                              | Refinement |  |
|-----------------------------|-----------|----------------------------------------------------------|------------|--|
| Guidance Documents          | AGD_OPE.1 | Operational user guidance                                | [1]        |  |
|                             | AGD_PRE.1 | Preparative procedures                                   | [1]        |  |
| Life-Cycle Support          | ALC_CMC.4 | Production support, acceptance procedures and automation | [1]        |  |
|                             | ALC_CMS.5 | Development tools CM coverage                            | [1]        |  |
|                             | ALC_DEL.1 | Delivery procedures                                      | [1]        |  |
|                             | ALC_DVS.2 | Sufficiency of security measures                         | [1]        |  |
|                             | ALC_LCD.1 | Developer defined life-cycle model                       |            |  |
|                             | ALC_TAT.2 | Compliance with implementation standards                 |            |  |
| Security Target Evaluation  | ASE_CCL.1 | Conformance claims                                       |            |  |
|                             | ASE_ECD.1 | Extended components definition                           |            |  |
|                             | ASE_INT.1 | ST introduction                                          |            |  |
|                             | ASE_OBJ.2 | Security objectives                                      |            |  |
|                             | ASE_REQ.2 | Derived security requirements                            |            |  |
|                             | ASE_SPD.1 | Security problem definition                              |            |  |
|                             | ASE_TSS.1 | TOE summary specification                                |            |  |
| Tests                       | ATE_COV.2 | Analysis of coverage                                     | [1]        |  |
|                             | ATE_DPT.3 | Testing: modular design                                  |            |  |
|                             | ATE_FUN.1 | Functional testing                                       |            |  |
|                             | ATE_IND.2 | Independent testing - sample                             |            |  |
| Vulnerability<br>Assessment | AVA_VAN.5 | Advanced methodical vulnerability analysis               | [1]        |  |

#### 7.3.1 Refinements

Some refinements are taken unchanged from [1]. Table 15 provides an overview.

Two refinements from [1] have to be discussed here in the Security Target, as the assurance level is increased.

# 7.3.1.1 Life cycle support (ALC\_CMS)

The refinement from [1] can also be applied to the assurance level EAL 5 augmented with ALC\_CMS.5. The assurance package ALC\_CMS.4 is extended to ALC\_CMS.5 with aspects regarding the configuration control system for the TOE. The refinement is still valid.

# **7.3.1.2** Functional Specification (ADV\_FSP)

The refinement from [1] can also be applied to the assurance level EAL 5 augmented with ADV\_FSP.5. The assurance package ADV\_FSP.4 is extended to ADV\_FSP.5 with aspects regarding the level of description. ADV\_FSP.5 requires a semi-formal description in addition. The refinement is still valid.



Security Requirements (ASE\_REQ)

For refinement details see [1].

### 7.4 Security Requirements Rationale

## 7.4.1 Rationale for the Security Functional Requirements

While the security functional requirements rationale of the TOE are defined and described in PP [12] section 6.3.1, section 7.3.1, section 7.4.1 and section 7.4.2, the additional introduced SFRs are discussed below:

Table 16 Rational for additional SFR in the ST

| Objective           | TOE Security Functional Requirements                                    |  |  |
|---------------------|-------------------------------------------------------------------------|--|--|
| O.Phys-Manipulation | - FPT_TST.2 " Subset TOE security testing "                             |  |  |
| O.Mem-Access        | - FDP_ACC.1 "Subset access control"                                     |  |  |
|                     | <ul> <li>FDP_ACF.1 "Security attribute based access control"</li> </ul> |  |  |
|                     | - FMT_MSA.3 "Static attribute initialisation"                           |  |  |
|                     | - FMT_MSA.1 "Management of security attributes"                         |  |  |
|                     | - FMT_SMF.1 "Specification of Management Functions"                     |  |  |

The table above gives an overview, how the security functional requirements are combined to meet the security objectives (this table has to be read in addition to [1] table 2 "Security Requirements versus Security Objectives". The detailed justification is given in the following:

The security functional component Subset TOE security testing (FPT\_TST.2) has been newly created (Common Criteria Part 2 extended). This component allows that particular parts of the security mechanisms and functions provided by the TOE can be tested after TOE Delivery. This security functional component is used instead of the functional component FPT\_TST.1 from Common Criteria Part 2. For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires verification of the integrity of TSF data and stored TSF executable code which might violate the security policy.

The security functional requirement FPT\_TST.2 detects attempts to conduce a physical manipulation on the monitoring functions of the TOE. The objective of FPT\_TST.2 is O.Phys-Manipulation.

The security functional requirement "Subset access control (FDP\_ACC.1)" with the related Security Function Policy (SFP) "Memory Access Control Policy" exactly require the implementation of an area based memory access control as required by O.Mem-Access. The related TOE security functional requirements FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.3, FMT\_MSA.1 and FMT\_SMF.1 cover this security objective. The implementation of these functional requirements is represented by the dedicated privilege level concept.

The justification of the security objective and the additional requirements show that they do not contradict the rationale already given in [1] for the assumptions, policy and threats defined there. Moreover, these additional security functional requirements cover the requirements by [3] user data protection of chapter 11 which are not refined by [1].

Nevertheless, the developer of the Smartcard Embedded Software must ensure that the additional functions are used as specified and that the User Data processed by these functions are protected as defined for the



Security Requirements (ASE\_REQ)

application context. The TOE only provides the tool to implement the policy defined in the context of the application.

The justification related to the security objective "Protection against Malfunction due to Environmental Stress (O.Malfunction)" is as follows:

### 7.4.1.1 Dependencies of Security Functional Requirements

The dependencies of security functional requirements are defined and described in [1] section 6.3.2, section 7.4.1 and section 7.4.2 for the following security functional requirements: FDP\_SDC.1, FDP\_SDI.2, FDP\_ITT.1, FDP\_IFC.1, FPT\_ITT.1, FPT\_PHP.3, FPT\_FLS.1, FRU\_FLT.2, FMT\_LIM.1, FMT\_LIM.2, FCS\_RNG.1. FAU\_SAS.1,FMT\_LIM.1/Loader and FMT\_LIM.2/Loader.

The dependencies of the additional security functional requirements (the functional requirements in addition to the ones defined in [1]) are analysed in the following description.

Table 17 Dependency for cryptographic operation requirement

| Security Functional<br>Requirement | Dependencies                                     | Fulfilled by security requirements |
|------------------------------------|--------------------------------------------------|------------------------------------|
| FPT_TST.2                          | None                                             | n.a.                               |
| FDP_ACC.1                          | FDP_ACF.1                                        | Yes                                |
| FDP_ACF.1                          | FDP_ACC.1<br>FMT_MSA.3                           | Yes<br>Yes                         |
| FMT_MSA.3                          | FMT_MSA.1<br>FMT_SMR.1                           | Yes Not required, see comment 1    |
| FMT_MSA.1                          | FDP_ACC.1 or FDP_IFC.1<br>FMT_SMR.1<br>FMT_SMF.1 | Yes<br>see comment 1<br>Yes        |
| FMT_SMF.1                          | None N/A                                         |                                    |

#### Comment 1:

The dependency FMT\_SMR.1 introduced by the two components FMT\_MSA.1 and FMT\_MSA.3 is considered to be satisfied because the access control specified for the intended TOE is not role-based but enforced for each subject. Therefore, there is no need to identify roles in form of a security functional requirement FMT\_SMR.1. End of comment.

## 7.4.2 Rationale of the Assurance Requirements

The chosen assurance level EAL5 and the augmentation with the requirements ALC\_DVS.2 and AVA\_VAN.5 were chosen in order to meet the assurance expectations explained in the following paragraphs. In Table 15 the different assurance levels are shown as well as the augmentations. The augmentations are in compliance with the Protection Profile.

An assurance level EAL5 with the augmentations ALC\_DVS.2 and AVA\_VAN.5 are required for this type of TOE since it is intended to defend against highly sophisticated attacks without protective environment. This evaluation assurance package was selected to permit a developer to gain maximum assurance from positive security engineering based on good commercial practices. In order to provide a meaningful level of assurance





Security Requirements (ASE\_REQ)

that the TOE provides an adequate level of defence against such attacks, the evaluators should have access to all information regarding the TOE including the TSF internals, the low level design and source code including the testing of the modular design. Additionally the mandatory technical document [11] shall be taken as a basis for the vulnerability analysis of the TOE.

#### ALC\_DVS.2 Sufficiency of security measures

Development security is concerned with physical, procedural, personnel and other technical measures that may be used in the development environment to protect the TOE.

In the particular case of a Security IC the TOE is developed and produced within a complex and distributed industrial process which must especially be protected. Details about the implementation, (e.g. from design, test and development tools as well as Initialization Data) may make such attacks easier. Therefore, in the case of a Security IC, maintaining the confidentiality of the design is very important.

This assurance component is a higher hierarchical component to EAL5 (which only requires ALC\_DVS.1). ALC\_DVS.2 has no dependencies.

#### AVA\_VAN.5 Advanced methodical vulnerability analysis

Due to the intended use of the TOE, it must be shown to be highly resistant to penetration attacks. This assurance requirement is achieved by AVA\_VAN.5.

Independent vulnerability analysis is based on highly detailed technical information. The main intent of the evaluator analysis is to determine that the TOE is resistant to penetration attacks performed by an attacker possessing high attack potential.

AVA\_VAN.5 has dependencies to ADV\_ARC.1 "Security architecture description", ADV\_FSP.2 "Security enforcing functional specification", ADV\_TDS.3 "Basic modular design", ADV\_IMP.1 "Implementation representation of the TSF", AGD\_OPE.1 "Operational user guidance", and AGD\_PRE.1 "Preparative procedures".

All these dependencies are satisfied by EAL5.

It has to be assumed that attackers with high attack potential try to attack Security ICs like smartcards used for digital signature applications or payment systems. Therefore, specifically AVA\_VAN.5 was chosen in order to assure that even these attackers cannot successfully attack the TOE.



TOE Summary Specification (ASE\_TSS)

#### Public

# **8** TOE Summary Specification (ASE\_TSS)

The product overview is given in Section 2.1. The Security Features are described below and the relation to the security functional requirements is shown.

The TOE is equipped with the following security features to meet the security functional requirements:

**Table 18 TOE Security Features** 

| SF_DPM | Device Phase Management                 |  |
|--------|-----------------------------------------|--|
| SF_PS  | Protection against Snooping             |  |
| SF_PMA | Protection against Modification Attacks |  |
| SF_PLA | Protection against Logical Attacks      |  |
| SF_CS  | Cryptographic Support                   |  |

The following description of the security features is a complete representation of the TSF.

### 8.1 SF\_DPM: Device Phase Management

The life cycle of the TOE is split up into several phases. Different operation modes help to protect the TOE during each phase of its lifecycle.

## 8.2 SF\_PS: Protection against Snooping

The TOE uses various means to protect from snooping of memories and busses and prevents single stepping.

# 8.3 SF\_PMA: Protection against Modifying Attacks

This TOE implements protection against modifying attacks of memories, alarm lines and sensors.

## 8.4 SF\_PLA: Protection against Logical Attacks

Memory access of the TOE is controlled by a Memory Management Unit (MMU), which implements different priviledge levels. The MMU decides, whether access to a physical memory location is allowed based on the access rights of the privilege levels

# 8.5 SF\_CS: Cryptographic Support

The TOE provides random numbers to meet FCS\_RNG.1.

# 8.6 Assignment of Security Functional Requirements to TOE's Security Functionality

The justification and overview of the mapping between security functional requirements (SFR) and the TOE's security functionality (SF) is given in the sections above. The results are shown in Table 19. The security functional requirements are addressed by at least one related security feature.



**TOE Summary Specification (ASE\_TSS)** 

Table 19 Mapping of SFR and SF

| SFR              | SF_DPM | SF_PS | SF_PMA | SF_PLA | SF_CS |
|------------------|--------|-------|--------|--------|-------|
| FAU_SAS.1        | Х      |       |        |        |       |
| FMT_LIM.1/Loader | X      |       |        |        |       |
| FMT_LIM.2/Loader | Х      |       |        |        |       |
| FMT_LIM.1        | X      |       |        |        |       |
| FMT_LIM.2        | Х      |       |        |        |       |
| FDP_ACC.1        | X      |       | Х      | Х      |       |
| FDP_ACF.1        | X      |       | Х      | Х      |       |
| FPT_PHP.3        | Х      | Х     | Х      | Х      | Х     |
| FDP_ITT.1        | X      | X     | Х      | Х      | Х     |
| FDP_SDI.2        |        |       | Х      |        |       |
| FDP_IFC.1        |        | Х     | Х      | Х      |       |
| FMT_MSA.1        | Х      |       | Х      | Х      |       |
| FMT_MSA.3        | Х      |       | Х      | Х      |       |
| FMT_SMF.1        | Х      |       | Х      | Х      |       |
| FRU_FLT.2        |        |       | Х      |        |       |
| FPT_ITT.1        | X      | Х     | Х      |        | X     |
| FDP_SDC.1        |        | Х     |        |        |       |
| FPT_TST.2        |        |       | Х      |        | Х     |
| FPT_FLS.1        |        | Х     | Х      | Х      | Х     |
| FCS_RNG.1        |        |       |        |        | X     |



**TOE Summary Specification (ASE\_TSS)** 

### 8.7 Security Requirements are internally Consistent

For this chapter [1] section 6.3.4 can be applied completely.

The functional requirement FPT\_TST.2 requires further protection to prevent manipulation of test results, while checking the security functions of the TOE. An attacker could aim to switch off or disturb certain sensors or filters and prevent the detection of distortion by blocking the correct operation of FPT\_TST.2. The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the security functional requirement FPT\_TST.2. Therefore, the related security functional requirements support the secure implementation and operation of FPT\_TST.2.

The requirement FPT\_TST.2 allows testing of some security mechanisms by the Smartcard Embedded Software after delivery.

The implemented privilege level concept represents the area based memory access protection enforced by the MMU. As an attacker could attempt to manipulate the level concept as defined and present in the TOE, the functional requirement FDP\_ACC.1 and the related other requirements have to be protected. The security functional requirements necessary to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the area based memory access control function implemented according to the security functional requirement described in the security functional requirement FDP\_ACC.1 with reference to the Memory Access Control Policy and details given in FDP\_ACF.1. Therefore, those security functional requirements support the secure implementation and operation of FDP\_ACF.1 with its dependent security functional requirements.



**Public** References

### 9 References

#### 9.1 Literature

- [1] Security IC Platform Protection Profile with Augmentation Packages, Version 1.0, 13.01.2014, BSI-CC-PP-0084-2014
- [2] Common Criteria for Information Technology Security Evaluation Part 1: Introduction and General Model; Version 3.1 Revision 4 September 2012, CCMB-2012-09-001
- [3] Common Criteria for Information Technology Security Evaluation Part 2: Security Functional Requirements; Version 3.1 Revision 4 September 2012, CCMB-2012-09-002
- [4] Common Criteria for Information Technology Security Evaluation Part 3: Security Assurance Requirements; Version 3.1 Revision 4 September 2012, CCMB-2012-09-003
- [5] Status report, List of all available user guidance
- [6] Functionality classes and evaluation methodology for physical random number generators AIS31, Version 3.0, 05.15.2013
- [7] M7791 SOLID FLASH™ Controller for Contactless Transport, Payment and Basic ID Applications Hardware Reference Manual
- [11] Joint Interpretation Library, Application of Attack Potential to Smartcards, Version 2.9, January 2013
- [12] SLE77 Controller Family Solid Flash™ Controller for Security Applications Errata Sheet
- [13] SLE 70 Controller Family Programmer's Reference Manual
- [18] SLx 70 Family Production and Personalization User's Manual

Note that the versions of these documents are listed in the certification report.



Public List of Abbreviations

### 10 List of Abbreviations

AES Advanced Encryption Standard

AIS31 "Anwendungshinweise und Interpretationen zu ITSEC und CC Funktionalitätsklassen und

Evaluationsmethodologie für physikalische Zufallszahlengeneratoren"

API Application Programming Interface

ATR Answer to Reset

CC Common Criteria

CI Chip Identification Mode (STS-CI)

GCIM Generic Chip Identification Mode

CPU Central Processing Unit

CRC Cyclic Redundancy Check

Crypto2304T Asymmetric Cryptographic Processor

DPA Differential Power Analysis

DFA Differential Failure Analysis

ECC Error Correction Code

EDC Error Detection Code

EMA Electro magnetic analysis

Flash Memory

IC Integrated Circuit

ICO Internal Clock Oscillator

ID Identification

IMM Interface Management Module

ITP Interrupt and Peripheral Event Channel Controller

I/O Input/Output

ITSEC Information Technology Security Evaluation Criteria

MED Memory Encryption and Decryption

MMU Memory Management Unit

O Object

OS Operating system

PEC Peripheral Event Channel





**Public**List of Abbreviations

PRNG Pseudo Random Number Generator

RAM Random Access Memory

RMS Resource Management System

RNG Random Number Generator

ROM Read Only Memory

SAM Service Algorithm Minimal

μSCP micro Symmetric Cryptographic Processor

TSC TOE Security Functions Control

TSF TOE Security Functionality

UART Universal Asynchronous Receiver/Transmitter

UM User Mode (STS)

UMSLC User mode Security Life Control

WDT Watch Dog Timer





**Public** Glossary

# 11 Glossary

Application Program/Data Software which implements the actual TOE functionality provided for

the user or the data required for that purpose

Central Processing Unit Logic circuitry for digital information processing

Chip Identification Data

Data to identify the TOE

Generic Chip Identification Mode Operational status phase of the TOE, in which actions for identifying

the individual chip by transmitting the Chip Identification Data take

place

Memory Encryption and Decryption

memory

Method of encoding/decoding data transfer between CPU and

Memory Hardware part containing digital information (binary data)

Microprocessor CPU with peripherals

Object Physical or non-physical part of a system which contains information

and is acted upon by subjects

**Operating System** 

operation

Software which implements the basic TOE actions necessary for

Programmable Read Only Memory Non-volatile memory which can be written once and then only permits

read operations

Random Access Memory Volatile memory which permits write and read operations

Random Number Generator Hardware part for generating random numbers

Read Only Memory Non-volatile memory which permits read operations only

Resource Management System Part of the firmware containing NVM programming routines, AIS31

testbench etc.

Self Test Software Part of the firmware with routines for controlling the operating state

and testing the TOE hardware

Security Function Part(s) of the TOE used to implement part(s) of the security objectives

Security Target Description of the intended state for countering threats

SmartCard Plastic card in credit card format with built-in chip

Software Information (non-physical part of the system) which is required to

implement functionality in conjunction with the hardware (program

code)

Subject Entity, generally in the form of a person, who performs actions

Target of Evaluation Product or system which is being subjected to an evaluation

Test Mode Operational status phase of the TOE in which actions to test the TOE

hardware take place



# Security Target Lite M7791 B12 and G11

**Public** Glossary

Threat Action or event that might prejudice security

User Mode Operational status phase of the TOE in which actions intended for the

user takes place

# Security Target Lite

# Common Criteria v3.1 - EAL5+



**Revision History** 

# **Revision History**

| Version | Description of change |
|---------|-----------------------|
| 1.0     | Initial version       |
| 1.4     | Final version         |

#### **Trademarks of Infineon Technologies AG**

AURIX™, C166™, Canpak™, CIPOS™, Coolgan™, Coolmos™, Coolset™, Coolsic™, Corecontrol™, Crossave™, Dave™, Di-Pol™, Diblade™, Easypim™, Econobridge™, FCOS™, Hitfet™, Hybridpack™, Infineon™, Isoface™, i-Wafer™, MIPAQ™, Modstack™, my-d™, Novalithic™, Omnitune™, Optiga™, Optimos™, Origa™, Powercode™, Primestack™, Propert™, Propert™, Propert™, Rasic™, Real3™, Reversave™, Satric™, Sieget™, Sipmos™, Smartlewis™, Solid Flash™, Spoc™, Tempfet™, thinQ!™, Trenchstop™, Tricore™.

Trademarks updated August 2015

#### Other Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2017-01-24 **Published by Infineon Technologies AG** 81726 München, Germany

© 2017 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

**Document reference** ifx1

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by representatives Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.